Analytical Model for the High Performance Si Channel N-MOS Process

M. Sreedevi and P. Jenopaul
Department of Electronics and Communication Engineering, Anna University, Tamil Nadu, India

Abstract: A simple analytical expression for the 2D potential distribution in the Si channel n-MOS has been derived in the weak inversion regime. The analytical model includes the effect of short channel length, the influence of source to drain field on the substrate depletion depth through Voltage Doping Transformation (VDT), high-k dielectrics, interface trap charge density (Dit), gate work function and other device parameters. The analytical solution of the surface potential has been verified by the numerical solution of 2D Poisson's equation for two different values, the drain to source voltage $V_{GD}$ with close agreement. Based on this model, the expression for threshold voltage $V_{TH}$, drain induced barrier lowering DIBL and the subthreshold slope $S$ have been deduced. This model predictions show satisfactory agreement with the 2D numerical simulation results obtained by using MEDICI and also with reported experimental data. Further applying the model, threshold voltage and subthreshold slope have been comprehensively investigated.

Key words: Si channel n-MOS, high-k dielectrics, threshold voltage, subthreshold slope, DIBL, India

INTRODUCTION

Recently, Silicon (Si) has emerged as a promising high mobility channel material, alternative to germanium for future high performance n-MOS devices (Yamamoto et al., 2007; Nicholas et al., 2007; Zimmerman et al., 2006). The bulk hole mobility of Silicon is the highest of all group 4 and 3-5 semiconductor materials. There have been several reports of Si channel n-MOS with a variety of surface passivation schemes (Shashg et al., 2002; Chui et al., 2002). Some research groups performed TCAD simulations in order to forecast, the enhanced performance of Si channel n-MOS with different kinds of metal gate stacks (Mandal et al., 2005; Skotnicki et al., 1988). However, the analytical model for computing key performance parameters of the device such as threshold voltage, drain induced barrier lowering and the subthreshold slope based on the 2D surface potential approach is hardly available in the literature (Pershenkov et al., 1999).

In this study, we have shown an analytical model for the calculation of threshold voltage, drain induced barrier lowering and subthreshold slope of Si channel n-MOS devices with gate stacks (Bai et al., 2003; Taurus Medici, 2009). This model formulation entails the effect of short channel, the impact of source to drain electric field on the substrate depletion width, the interface trap density, high metal gate stacks and other material and device parameters. Based on the model, we have comprehensively investigated threshold voltage and subthreshold slope for a wide range of channel length L, Equivalent Oxide Thickness (EOT) and interface trap density.

MODELING AND SIMULATION

Formulation: A sandwich of thin oxide, silicon nitride and another thin oxide is prepared on the surface of a clean wafer. The first oxide acts as a buffer to relieve mechanical stress due to unequal thermal expansion of the substrate and nitride. The nitride also acts as a shield to prevent oxidation of the active region during field oxide growth. A layer of photo resist is deposited on the entire surface. Using a diffusion layer, the thin oxide and nitride are etched out. The open area is called as the field oxide region. A $p'$ region is created by ion implantation which acts as a channel stop. A thick oxide about 1 μm is grown on top of the implanted region which together with channel stops serves neighboring active region. After this, the remaining oxide and nitride are removed. The active area will now be used for source, drain and channel regions for all transistors plus any diffusion wire needed for interconnect (Fig. 1). Electric flux at the gate-oxide and silicon channel interface is continuous, i.e.:

$$\frac{\varepsilon_{ox}}{t_{ox}} (V_{GS} - \phi_s - \phi_t) = \varepsilon_{ox} \frac{\partial \phi(x,y)}{\partial y} /_{y=0}$$

Where, $\phi_s$ is the flat band voltage and defined as:
Fig. 1: a) A layer of photo resist deposited on the entire surface; b) thick oxide layer; c) oxide and nitrate removal and d) top view of the inverter circuit.

\[ \phi_{ns} = \phi_{tr} - \frac{Q_t}{C_{ox}} \]

\( \phi_{tr} \) is the work function of the gate material with respect to silicon and \( Q_t \) is the interface trapped charge density per unit area given by:

\[ Q_t = qD_i(\phi - \phi_f) \]

\( D_i \) being the interface trap density:

\[ \phi_f = -V_i \ln \left( \frac{N_i}{n_i} \right) \]

is the Fermi potential in the bulk silicon:

\[ C_{ox} = \frac{e_{ox}}{t_{ox}} \]

is the capacitance across the gate oxide, \( V_i \) is the thermal voltage and \( n_i \) is the intrinsic carrier concentration of Si. The electric field vanishes at the depletion depth, i.e:

\[ \frac{\partial \phi(x,y)}{\partial y} \bigg|_{y=x} = 0 \] (2)

Using Eq. 1 and 2, the coefficients \( C_1(x) \) and \( C_2(x) \) can be deduced as:

\[ C_1(x) = \frac{e_{ox}}{e_{ox} t_{ox}} \left( \phi_t(x) - V_{gs} + \phi_b \right) \] (3)

and:

\[ C_2(x) = \frac{C_1(x)}{W_t} \] (4)

Substituting these values in Eq. 1, we obtain:

\[ \frac{\partial^2 \phi_t(x)}{\partial x^2} - \alpha \phi_t(x) + \beta = 0 \] (5)

Where:

\[ \alpha = \frac{C_{ox}}{W_i t_{ox}} \quad \text{and} \quad \beta = (V_{gs} - \phi_b) \alpha + \frac{qN_t}{\epsilon_{ox}} \] (6)

The solution can be written as:

\[ \phi_t(x) = Ae^{\lambda x} + Be^{-\lambda x} + C \] (7)

Where:

\[ \lambda = \sqrt{\alpha}, \quad C = \frac{\beta}{\alpha} \]

By using boundary conditions, we obtain:

\[ A = \frac{V_{gs} + \frac{\beta}{\alpha} \left( e^{\lambda L} - 1 \right) + V_{ds}}{e^{\lambda L} - e^{\lambda L}} \]

and:

\[ B = \frac{V_{gs} + \frac{\beta}{\alpha} \left( e^{\lambda L} - 1 \right) - V_{ds}}{e^{\lambda L} - e^{\lambda L}} \] (8)

In order to calculate the threshold voltage, one must know the maximum value of surface potential which is found from by setting:

\[ \frac{\partial \phi_t(x)}{\partial x} \bigg|_{x=x_{max}} = 0 \] (9)

The maximum surface potential is evaluated as:

\[ \phi_{max} = 2\sqrt{AB} + C \] (10)

The threshold voltage is an important electrical parameter which determines the electrical behavior of the MOS device. The threshold voltage \( V_{th} \) is the value of the gate voltage at which:

\[ \phi_{max} = 2\phi_f \] (11)

Substituting the value of \( V_{th} \) can be obtained as:

\[ V_{th} = \left( \phi_b - K - \frac{qN_t W_t}{C_{ox}} \right) \] (12)

Where:

\[ K = \frac{K_1 + K_{12}}{4(K_x + K_{x2})} \]
\[ K_{11} = -4K_v V_t - 2K_v - 4K_v K_s - 4K_v V_{th} - 1 \]

\[ K_{12} = \sqrt{K_{11} + K_{22}} \]

\[ K_{13} = 1 + 4K_v + 8K_v V_{th} + 4K_v \phi \]

\[ K_{14} = 8K_v V_{th} + 8K_v K_s - 8K_v K_s \phi_{max} - 8K_v \phi_{max} \]

\[ K_2 = \frac{K_3}{K_1}; \quad K_3 = \frac{K_4}{K_5}; \quad K_4 = \left(1-e^{\lambda L}\right) \]

\[ K_5 = V_{GS} e^{\lambda L} \text{ and } K_5 = e^{\lambda L} - 1 \]

**Voltage-Doping Transformation (VDT):** The influence of source-drain electric field on the potential barrier height has been identified as one of the important components of Short Channel Effects (SCEs). This effect can be taken into account by simply modifying the channel doping concentration, employing the voltage-doping transformation following: The modified channel doping concentration \( N'(x) \) can be deduced from the 2-D Poisson equation and is expressed as:

\[ N'(x) = N(x) + \frac{2e_{ox} V_{di}^*}{qL(x)} \quad (13) \]

Where:

\[ V_{di}^*(x) = V_{di}^* - 2(V_{th} + f_{max}) - 2\sqrt{(V_{th} + f_{max})(V_{th} + V_{th} + f_{max})} \]

The drain induced barrier lowering DIBL can be computed as:

\[ \text{DIBL} = \frac{V_{TH} - V_{TH1}}{V_{DS} - V_{DS1}} \quad (14) \]

Where, \( V_{TH} \) and \( V_{TH1} \) are the value of threshold voltages at \( V_{DS} \) and \( V_{DS1} \) respectively. The high drain to source voltage, \( V_{DS} \) is set at -1 V and the low drain to source voltage \( V_{DS1} \) is connected to -50 mV.

The subthreshold slope \( S \) is of great concern in controlling the turn-off characteristic of MOS. The smaller the slope, the lower the off state power of the device. The subthreshold slope \( S \) can be expressed as:

\[ S = 2.3 kT \left( \frac{\partial \phi_{max}}{\partial V_{GS}} \right)^{-1} \quad (15) \]

Where:

- **k** = The Boltzmann constant
- **T** = The absolute temperature
- **V_{GS}** = The gate to source voltage

**RESULTS AND DISCUSSION**

In order to verify the proposed analytical model, we have compared the theoretical results for the threshold voltage, Drain Induced Barrier Lowering (DIBL) and the subthreshold slope with the experimental data, reported for various channel lengths of silicon channel n-MOS. Furthermore, the 2-D device simulator MEDICI was employed to simulate the transfer characteristic of the Si channel n-MOS devices for a wide range of geometrical and material parameters. The characteristics have been utilized to extract the simulation value of threshold Voltage \( V_{th} \), drain induced barrier lowering DIBL and the subthreshold slope \( S \). The simulation value of threshold voltage corresponds to the gate voltage at which volume density of inversion charge becomes equal to the channel doping concentration consistent with the model formulation. For low and high values of drain-source Voltage \( V_{DS} \). The maximum value of the surface potential occurs at the middle of the channel length for a low value of:

\[ \left| V_{DS} \right| \]

while the maximum value of surface potential shifts towards the source end for higher value of:

\[ \left| V_{DS} \right| \]

A large value of the maximum surface potential corresponds to a higher value of the threshold voltage of the device (Fig. 2). Figure 3 shows the analytical, simulation simulation and experimental results of

![Fig. 2: Variation of surface potential with the normalized distance along the channel with \( V_{GS} = -50 \text{ mV} \) and \( V_{DS} = -1 \text{ V} \)](image-url)
Fig. 3: Comparison of analytical, simulation and experimental results for different values of channel length with $V_{DC} = -50$ mV (Zimmerman et al., 2006)

Fig. 4: Plot of DIBL against channel length with $V_{DC} = -50$ mV (Zimmerman et al., 2006)

simulation and experimental results of voltage for different values of channel length in the range 125 nm-10 μm for Si channel n-MOS devices. Some important features are as follows: channel doping concentration is $5 \times 10^{16}$ cm$^{-3}$ and a gate stack capped by a 4 nm ALD HfO$_2$ gate dielectric followed by 10 nm TaN and 80 nm TiN PVD depositions. It is evident that the theoretical predictions for the threshold voltage of Si channel n-MOS devices track satisfactorily with the corresponding simulation value and also with the reported experimental data. We have also plotted the variation of DIBL for Si based n-MOS devices against the channel length (Fig. 4). One can easily observe from the Fig. 4 that the analytical results for DIBL match well with the

reported experimental results. Additionally, the results for the subthreshold slope for three different channel lengths have been shown in Table 1.

Once again, an excellent match between the predictions and reported experimental data is found. Clearly since, the predictions based on the analytical model for threshold voltage $V_{TH}$, drain induced barrier, lowering DIBL and subthreshold slope $S$, match satisfactorily with the simulation results obtained, using MEDICI and also with reported experimental data for various different devices, the validity of the model is clearly ensured. The variation of $V_{TH}$ with the channel length of the device is shown in Fig. 5 for different values of Equivalent Oxide Thickness (EOT). As EOT increases, $V_{TH}$ rises and the rate of rise is considerable particularly for channel lengths below 300 nm.

Figure 6 shows the dependence of $V_{TH}$ against EOT with channel length as a parameter. The sensitivity of $V_{TH}$ with EOT in particular for EOT < 6 nm is considerable and as EOT > 6 nm, $V_{TH}$ increases slowly with EOT. Another notable feature of the plot is that the variation of $V_{TH}$ with EOT for a shorter channel device is more pronounced than one with a larger channel length. Figure 7 shows the variation of $S$ with both channel length and interface trap density. The dependence of $S$ on L is
The influence of various material and device parameters like channel length, equivalent oxide thickness, interface trap density, etc. on the device performance metrics such as threshold voltage, drain induced barrier lowering and sub-threshold slope of Si channel n-MOS has been intensively investigated by developing an analytical model for the same. Based on the model, the prediction results show satisfactory concordance with the numerical simulation results and also with reported experimental data. Most importantly, the results point out that as the channel length reduces <0.25 μm, the threshold voltage rises considerably indicating the beginning of the short channel effect unlike Si n-MOS. Also both the DIBL and S deteriorate for channel lengths <250 nm.

Further threshold voltage reduces linearly <6 nm of EOT and its rate of rise with EOT is less than linear for EOT >6 nm for channel length in the range 150-250 nm. The model accurately predicts different performance metrics over a large range of material and device parameters and can be effectively employed to design and characterize high performance Si channel n-MOS with the desired performance.

REFERENCES


2009.06. Synopsys Inc., Schaumburg, IL., USA.
Yamamoto, T., Y. Yamashita, M. Harada, N. Taoka and K.
Ikeda et al., 2007. High performance 60nm gate length
Germanium p-MOSFETs with Ni germanide metal
source/drain. Proceedings of the IEEE International
Electron Devices Meeting, Dec. 10-12, Washington,

Zimmerman, P., G. Nicholas, B. DeJaeger, B. Kaczer and
A. Stesman et al., 2006. High performance Ge pMOS
devices using a Si-compatible process flow.
Proceedings of the International Electron Devices
Meeting, Dec. 11-13, San Francisco, CA., USA.,