http://ansinet.com/itj



ISSN 1812-5638

# INFORMATION TECHNOLOGY JOURNAL



Asian Network for Scientific Information 308 Lasani Town, Sargodha Road, Faisalabad - Pakistan

# Low-voltage MOS Current Mode Logic for Low-Power and High Speed Applications

Yangbo Wu and Jianping Hu Ningbo University, China

Abstract: Low power design has already become the main challenge in the modern VLSI design community. The voltage scaling techniques have proved one of the most effective methods for low power design. In this study, the design method of the low-voltage low-power MOS Current-Mode Logic (MCML) in nanometer CMOS technology is addressed. The analytical formulation of minimum supply voltage of the two-level MCML is derived. The results show that the power consumption in MCML can be decreased by reducing the supply voltage  $V_{\rm DD}$  without degrading the performance of MCML. As examples, the low-voltage MCML 1-bit full adder and 4-2 compressor are designed and simulated by HSPICE at the 45 nm CMOS process using the NCSU PTM model. The simulation results show that the proposed 1-bit full adder can obtained about 36 and 31% energy savings compared with the conventional MCML and CMOS ones using normal supply voltage at 4.0 GHz, respectively. The low-voltage MCML 4-2 compressor based on full adders can obtained about 33% energy savings compared with the conventional CMOS one at 5.0 GHz.

Key words: MOS current mode logic, low voltage, low power, full adder, 4-2 compressor

## INTRODUCTION

MOS Current-Mode Logic (MCML) is one of the most widely used logic styles in high-speed circuits such as high-speed processors and Gbps multiplexers for optical transceivers (Cao et al., 2002; Tanabe et al., 2001; Yamashina and Yamada, 1992). However, MCML has high static power consumption due to its constant operation current. Recently, the low power MCML logic design has obtained quit some attentions (Heydari, 2003; Caruso and Macchiarella, 2007; Anis and Elmasry, 2002; Hassan et al., 2006). Caruso and Macchiarella (2007) presented the methodologies for the low-power design of MCML-based ring oscillators and buffer chain, respectively. Anis and Elmasry (2002) proposed the multi-threshold MCML (MTMCML) technology that allows the reduction of the minimum supply voltage of the two-level MCML circuits, hence lower the power dissipation of the MCML circuits (Anis and Elmasry, 2002). However, the analysis presented by Anis and Elmasry (2002) for MTMCML was based on inaccurate long-channel modeling equations which is inappropriate to use in today's nanometer CMOS technologies. Hassan et al. (2006) presented a comprehensive MTMCML analytical formulation based on the BSIM3v3 model.

Power dissipation in MCML is equal to  $V_{\text{DD}} \times I_{\text{B}}$ , where  $V_{\text{DD}}$  is the supply voltage and  $I_{\text{B}}$  is the current flowing through the constant current source. So the power dissipation of MCML can be saved by reducing either the  $V_{\text{DD}}$  or the  $I_{\text{B}}$ . While  $I_{\text{B}}$  can not be reduced under a certain

limit, otherwise performance will be degraded. Hence, reducing the supply voltage is an effective method to lower the power consumption of MCML circuits.

The aim of this study to propose a low-voltage low-power design technique of MCML in nanometer CMOS technology.

## REVIEW OF CONVENTIONAL MCML CIRCUIT

MCML topology: The basic MCML inverter/buffer and bias circuit are shown in Fig. 1. The MCML inverter is composed of three main parts: the load transistors P1 and P2, the full differential pull down switch network consisting of N1 and N2 and the current source N<sub>s</sub>. The load transistors are designed to work as load resistors by operating them in linear region of operation. This is accomplished with the help of the control voltage VRFP produced by the bias circuit which also controls the output logic swing (Musicer and Rabaey, 2000). Figure 2 shows the MCML universal logic gate (Abdulkarim and Shams, 2007), XOR2/XNOR2 and 2-1MUX. The MCML universal logic gate can realize any of the basic two-input logic functions, namely, the AND2, NAND2, OR2 and NOR2 operations. The additional transistor, i.e., N5, improves the symmetry of the universal gate and has been shown to improve the MCML gate's performance high-speed in applications (Abdulkarim and Shams, 2007).

The operation of MCML is performed in the current domain. The pull down network switches the constant



Fig. 1: MCML inverter and bias circuit



Fig. 2(a-c): MCML gates, (a) Universal logic gate, (b) XOR2/XNOR2 and (c) 2-1 MUX

current between two branches and the load converts the current to output voltage. The high and low digital logic levels are  $V_{\text{OH}}{=}V_{\text{DD}}$  and  $V_{\text{OL}}{=}V_{\text{DD}}{-}I_{\text{B}}R_{\text{D}}$ , respectively, where  $R_{\text{D}}$  is the PMOS load impedance. The logic swing  $\Delta V{=}~V_{\text{OH}}{-}V_{\text{OL}}{=}~I_{\text{B}}R_{\text{D}}.$ 

Performance metrics of basic MCML gate: The metrics of basic MCML gate can be divided into two categories: hard constraints and optimization goals. Hard constraints place a limit on some performance metric which must not be violated. Optimization goals do not have any fixed requirements but should be minimized or maximized whenever possible. The main hard constraints include DC voltage gain A<sub>w</sub> Noise Margin (NM), Voltage Swing Ratio (VSR) and Signal Slope Ratio (SSR).

DC voltage gain  $A_{\nu}$  is defined as the mid-swing voltage gain.  $A_{\nu}$  controls the robustness of the circuit, and is always chosen larger than 1 to ensure regeneration and stability for subsequent stages.  $A_{\nu}$  is given by Alioto and Palumbo (2003):

$$A_{v} = g_{m} \cdot R = \Delta V \sqrt{\mu_{n} C_{ox} \frac{W_{n}}{L_{n} I_{B}}}$$
 (1)

where,  $g_m$  is the transconductance of the differential pair,  $C_{ox}$  is the oxide capacitance of the MOS and  $\mu_n$  is the differential pair electrons mobility.

The Noise Margin (NM) of the MCML inverter can be expressed as:

$$NM = \Delta V (1 - \frac{\sqrt{2}}{A_{y}} \sqrt{1 - \frac{1}{\sqrt{2}A_{y}}})$$
 (2)

MCML circuits have high noise immunity because of their differential structure; hence, a small NM is sufficient for proper operation.

Voltage Swing Ratio (VSR) is defined as the ratio of the current in the ON branch  $I_{\text{on}}$  to the total circuit current  $I_{\text{B}}$ :

$$VSR = I_{on}/I_{B}$$
 (3)

The optimization performance metrics of the MCML gate mainly include propagation delay, power dissipation and power-delay product. The delay time of a MCML gate can be calculated assuming that, at each transition, the whole  $I_{\text{B}}$ , ideally, flows through one branch of the differential pair and charges the total load capacitance C, is given by:

$$t_d = 0.69RC = 0.69C(\Delta V/I_p)$$
 (4)

The power consumption of a MCML gate is independent of the switching frequency and it is given by:

$$P = V_{DD} \times I_{B} \tag{5}$$

where,  $V_{DD}$  is the supply voltage.  $I_B$  is the bias current of the MCML gate.

Finally, the power-delay product is independent of the switching frequency and can be calculated as:

$$PDP = P \times t_{d} = 0.69V_{DD} \times \Delta V \times C$$
 (6)

#### LOW VOLTAGE MCML CIRCUITS

Power vs frequency analysis of MCML and conventional CMOS circuits: For given  $V_{\rm DD}$  and  $I_{\rm B}$ , the power dissipation of MCML gates is a constant value. It is independent of both the operation frequency and fanout. Furthermore, the power of MCML gates is also independent of the logic function. It is well known that MCML managed to meet the needs for high-speed VLSI circuits while consuming less power than conventional CMOS circuits at these high-frequencies.

The power dissipation of conventional CMOS circuits can be expressed as:

$$P = \alpha f V_{DD}^2 C_1 \tag{7}$$

The power of CMOS circuits is dependent of the operation frequency linearly. So there exists a cross-frequency, above which it is more power efficiency to use MCML rather than conventional CMOS. It is importance to estimating the cross-frequency for effectively using MCML circuits from the power efficiency point of view. There is a simple method to estimating the cross-frequency according to the energy dissipation per cycle of the conventional CMOS gates. The energy dissipation per cycle of the conventional CMOS gates can be expressed as:

$$E_{\text{CMOS}} = V_{\text{DD}}^2 C_L \tag{8}$$

where,  $V_{\text{DD}}$  is the supply voltage,  $C_{\text{L}}$  is the load capacitance of the gate. While the energy dissipation per cycle of the MCML gates is:

$$E_{\text{MCMI}} = P_{\text{MCMI}} T = P_{\text{MCMI}} / f \tag{9}$$

where,  $P_{\text{MCML}}$  is the power of the MCML gates, f is the operation frequency. When  $E_{\text{CMOS}} = E_{\text{MCML}}$  the cross-frequency f can be derived,

$$f_c = I_B / (V_{DD} C_L) \tag{10}$$

It is assumed that the MCML and conventional CMOS circuits operate in the same supply voltage. According to the Eq. 10, the cross-frequency  $f_{\scriptscriptstyle c}$  can be



Fig. 3: Power vs. Frequency in CMOS and MCML Gates for a CMOS 45nm Process,  $V_{DD}$ =1.1V

estimated. Taken the CMOS inverter as an example, at a 45nm process,  $V_{DD}$  =1.1V,  $I_{B}$  = 10  $\mu A$  and  $C_{L}$  = 1fF, then the cross-frequency  $f_{c}$  is about 9.1 GHz.

Furthermore, some interesting observation can be obtained from Eq. 10. Firstly, the cross-frequency f<sub>c</sub> will lower with the increase of load capacitance at a specific process. It means that complex MCML gates are more power efficiency than simple ones to implementing the same logic function. Secondly, the cross-frequency f<sub>c</sub> will increase with the technology scaling down. For example, in 0.18 μm CMOS process the cross-frequency of the inverter is about 2.2 GHz (Hassan *et al.*, 2006), while in 45 nm process it is about 9.1 GHz.

The cross-frequency of different logic gates is measured using HSPICE at a 45 nm process with the NCSU PTM model. The supply voltage of all gates, include MCML and conventional CMOS circuits is the technology nominal supply voltage (1.1 V). The bias current  $I_{\rm B}$  of the MCML is 10  $\mu A$ . The simulation results are shown in Fig. 3.

According to the simulation results, the cross-frequency of simple logic gates (inverter, NAND2, NOR2) is higher than complex gates. Hence, the MCML circuits are more suitable to implemented complex gates from the energy efficiency point of view.

Minimum supply voltage analysis: According to Eq. 4 and 5, it can be seen that the power consumption in MCML can be decreased by reducing  $V_{\text{DD}}$  and without degrading the performance of MCML. Meantime, the power-delay product can also be improved as the  $V_{\text{DD}}$  decreased. So the low-voltage design method is an effective way to improve the power efficiency of the MCML gates.

It is essential to analysis the minimum supply voltage needed for the proper operation of the MCML circuit. The minimum operating supply voltage for an MCML circuit is defined as the lowest voltage at which the differential pairs as well as the current source (Ns) are made to operate in the saturation region to ensure correct

functionality and adequate performance. The  $V_{\text{min}}$  of MCML universal logic gate, shown in Fig. 2a), can be expressed as:

$$V_{min} = V_{dsl,sat} + V_{dss,sat} + V_{gs3}$$
 (11)

where,  $V_{\text{dsl,sab}}$   $V_{\text{dss,sat}}$  and  $V_{\text{gs3}}$  are the drain-source saturation voltage for N1, drain-source saturation voltage for Ns and the gate-source voltage for N3, respectively. In general, the drain-source saturation voltage  $V_{\text{ds,sat}}$  is expressed as:

$$V_{\text{ds,sat}} = \frac{I}{2W\,C_{\text{OX}}\nu_{\text{sat}}} \Biggl( \sqrt{1 + \frac{4E_{\text{sat}}WLC_{\text{OX}}\nu_{\text{sat}}}{I}} - 1 \Biggr) \eqno(12)$$

where,  $E_{\text{sat}}$ ,  $C_{\text{ox}}$  and  $v_{\text{sat}}$  are the saturation electric field, oxide capacitance and saturation velocity, respectively, while W and L are the transistor effective width and length, respectively  $V_{\text{gs3}}$  is given by:

$$V_{\text{gs3}} = V_{\text{th3}} + \frac{I}{2W_{3}C_{\text{OX}}\nu_{\text{sat}}} \left(1 + \sqrt{1 + \frac{4E_{\text{sat}}W_{3}L_{3}C_{\text{OX}}\nu_{\text{sat}}}{I}}\right) \qquad (13)$$

Substituting with Eq. 11 and 12 into Eq. 13, the  $V_{\text{min}}$  of MCML universal logic gate is:

$$\begin{split} &V_{\mathrm{min}} = \frac{I}{2W_{l}C_{\text{OX}}v_{\text{sat}}} \Biggl( \sqrt{1 + \frac{4E_{\text{sat}}W_{l}L_{l}C_{\text{OX}}v_{\text{sat}}}{I}} - 1 \Biggr) \\ &+ \frac{I}{2W_{\text{s}}C_{\text{OX}}v_{\text{sat}}} \Biggl( \sqrt{1 + \frac{4E_{\text{sat}}W_{\text{s}}L_{\text{s}}C_{\text{OX}}v_{\text{sat}}}{I}} - 1 \Biggr) \\ &+ V_{th3} + \frac{I}{2W_{3}C_{\text{OX}}v_{\text{sat}}} \Biggl( 1 + \sqrt{1 + \frac{4E_{\text{sat}}W_{3}L_{3}C_{\text{OX}}v_{\text{sat}}}{I}} \Biggr) \end{split} \tag{1.4}$$

According to the Eq. 14, the minimum operating voltage of the MCML can be estimated. Using the BISM4 model, the relationship of the bias current  $I_{\text{B}}, V_{\text{th}3}$  and the  $V_{\text{min}}$  is depicted in Fig. 4.

It is shown that  $V_{\text{min}}$  decreases with reducing  $V_{\text{th}3}$ . Hence, the static power dissipation of the MCML gates can be reduced by using the low-threshold voltage devices in the NMOS differential pair, while maintain the performance of the MCML gates. And furthermore, Fig. 4 dictate that reducing  $I_B$  can further allow a decrease in  $V_{\text{min}}$ . MCML circuits operating at lower speeds require smaller  $I_B$  for the same  $\Delta V$ , the supply voltage can be reduced. Thus more power saving can be obtained. This is an interesting observation as it offers a way to reduce power dissipation in circuits operating at lower frequencies, thus moving the cross-point frequency point in Fig. 3 to the left.



Fig. 4: Minimum supply voltage of mcml circuits

## LOW-VOLTAGE LOW-POWER MCML CIRCUITS DESIGN

The optimization design methods of MCML circuits are already presented (Alioto and Palumbo, 2003; Hassan *et al.*, 2005; Musa and Shams, 2010). So, the optimization problems of the MCML circuits are not discussed in this section. We will mainly concern the power characteristics of the low-voltage MCML circuits. In the section, the low-voltage MCML full adders and 4-2 compressor are designed to demonstrating the low power feature of the proposed low-voltage MCML technology.

Low-voltage MCML (LV MCML) full adder: The conventional 1-bit full adder circuit is shown in Fig. 5a). The simulation environments for the full adder circuits are shown in Fig. 5b). Each input is driven by buffered signals and each output is loaded with buffers which provide a realistic simulation environment reflecting the full adder operation in actual applications. The LV MCML full adder is simulated using HSPICE at the 45 nm CMOS process using the NCSU PTM model. The device size of PMOS load transistors and current source NMOS transistor is taken with W/L = $4\gamma/2\gamma$  and  $20\gamma/6\gamma$ , respectively. The device size of NMOS transistors of the differential pair is taken with  $8\gamma/2\gamma$  and  $\gamma = 25$  nm. The  $V_{th0}$  of the NMOS transistors is 0.466 V. The bias current of the LV MCML is  $10 \, \mu$ A.

According to the analysis results of minimum supply voltage the supply voltage of LV MCML circuits is selected as 0.7 V. The supply voltage of the conventional MCML is 1.1 V. For comparison, the conventional CMOS and MCML full adders are also verified using the 45 nm CMOS process based on the same architecture. The power-frequency relationship of the LV MCML, conventional MCML and CMOS full adders is shown in Fig. 6.

The simulation results show that the cross-frequencies of the LV MCML and Conventional MCML are 2.8 and 4.3 GHz, respectively. The LV MCML 1-bit full adder can obtained about 31 and 36% energy savings

Inform. Technol. J., 10 (12): 2470-2475, 2011



Fig. 5(a-b): Full adder and simulation environment, (a) 1-bit full adder and (b) Simulation environment



Fig. 6: Power-frequency relationship of ly mcml, conventional mcml and cmos full adders



Fig. 7(a-b): 4-2 Compressor, (a) Diagram of 4-2 Compressor and (b) Conventional 4-2 Compressor

compared with the conventional MCML and CMOS one operating at normal supply voltage at 4.0 GHz, respectively.

**Low-voltage MCML 4-2 compressor:** The 4-2 compressors have been widely employed nowadays for high-speed multipliers. Owing to its regular interconnection, 4-2 compressors are ideal for the construction of regularly structured Wallace tree with low complexity (Chang *et al.*, 2004).

A 4-2 compressor has five inputs and three outputs, as shown in Fig. 7a). The four inputs  $(x_1, x_2, x_3 \text{ and } x_4)$  and the output (Sum) have the same weight. The output Carry is weight one binary bit order higher. The 4-2 compressor receives an input  $C_{in}$  from the preceding module of one binary bit order lower in significance and produces an output  $C_{out}$  to next compressor module of higher significance. To accelerate the carry save summation of the partial

products, the output  $C_{\mbox{\tiny out}}$  must be independent of the input  $C_{\mbox{\tiny in}}.$ 

The conventional implementation of a 4-2 compressor is composed of two serially connected full adders. We can also use low-voltage MCML full adders to configure a 4-2 compressor, as shown in Fig. 7b).

The power of the LV MCML, conventional MCML and CMOS compressor has been compared, as shown in Fig. 8. The simulation results show that the proposed LV MCML compressors have considerable power saving. The cross-frequencies of the two MCML compressors to the CMOS one are 3.3 and 5.2 GHz, respectively. The LV MCML compressor only consumes about 64% of dissipated energy of the conventional one operating at nominal supply voltage (1.1 V).Compared with the conventional CMOS implementation, the LV MCML compressor attains energy savings of 33% at 5.0 GHz.



Fig. 8: Power dissipation of the LN MCML, conventional and CMOS 4-2 compressor

#### CONCLUSIONS

In this study, the minimum supply voltage (V<sub>min</sub>) of the two-level MCML circuits is analyzed and its analytical formulation is derived. According to the proposed analytical formulation, it is found that there is a minimum supply voltage (V<sub>min</sub>) of MCML which ensure correct functionality and adequate performance. A low-voltage low-power design strategy about MCML circuits is proposed. The main idea of the proposed strategy is lower operating voltage of the MCML to improve the power efficiency without performance penalty. The low-voltage MCML 1-bit full adder and 4-2 compressor are designed and simulated by HSPICE at the 45 nm CMOS process using the NCSU PTM model. The simulation results show that the proposed 1-bit full adder can obtained about 31 and 36% energy savings compared with the conventional MCML and CMOS ones operating at normal supply voltage at 4.0 GHz, respectively. The LV MCML 4-2 compressor based on full adders can obtained about 33% energy savings compared with the conventional CMOS one at 5.0 GHz. Hence, the proposed low-voltage MCML design strategy is an attractive method for low-power and high speed applications.

#### ACKNOWLEDGMENT

Project is supported by National Natural Science Foundation of China (No. 61071049), Scientific Research Fund of Zhejiang Provincial Education Department (Z200908632), and Ningbo Natural Science Foundation (No. 2009A610066 and No. 2011A610102).

## REFERENCES

Abdulkarim, O.M. and M. Shams, 2007. A symmetric MOS current-mode logic universal gate for high speed applications. Proceedings of the 17th ACM Great Lakes Symposium on VLSI, Stresa-Lago Maggiore, Italy, March 11-13, ACM, New York, USA., pp: 212-215.

- Alioto, M. and G. Palumbo, 2003. Design strategies for source coupled logic gates. IEEE Trans. Circuits Syst. I: Fundamental Theory Appl., 50: 640-654.
- Anis, M.H. and M.I. Elmasry, 2002. Power reduction via an MTCMOS implementation of MOS current mode logic. Proceedings of the 15th International ASIC/SOC Conference, Sept. 25-28, IEEE., pp: 193-197.
- Cao, J., M. Green, A. Momtaz, K. Vakilian and D. Chung et al., 2002. OC-192 transmitter and receiver in standard 0.18 μm CMOS. IEEE J. Solid State Circuits, 37: 1768-1780.
- Caruso, G. and A. Macchiarella, 2007. A design methodology for low-power MCML ring oscillators. Proceedings of the 18th European Conference on Circuit Theory and Design, Aug. 27-30, Seville, pp: 675-678.
- Chang, C.H., J. Gu and M. Zhang, 2004. Ultra low voltage, low power CMOS 4-2 and 5-2 compressors for fast arithmetic circuits. IEEE Trans. Circuits Syst. Part I: Regular Papers, 51: 1985-1997.
- Hassan, H., M. Anis and M. Elmasry, 2005. MOS current mode circuits: Analysis, design and variability. IEEE Trans. Very Large Scale Integration (VLSI) Syst., 13: 885-898.
- Hassan, H., M. Anisa and M. Elmasrya, 2006. Low-power multi-threshold MCML analysis, design and variability. Microelectron. J., 37: 1097-1104.
- Heydari, P., 2003. Design and analysis of low-voltage current-mode logic buffers. Proceedings of the 4th International Symposium on Quality Electronic Design, March 2003, IEEE Computer Society, Washington, DC., USA., pp. 293-298.
- Musa, O. and M. Shams, 2010. An efficient delay model for MOS current-mode logic automated design and optimization. IEEE Trans. Circuits Syst. I: Regular Papers, 57: 2041-2052.
- Musicer, J.M. and J. Rabaey, 2000. MOS current mode logic for low power low noise CORDIC computation in mixed-signal environments. Proceedings of the International Symposium on Low Power Electron, July 25-27, IEEE., pp: 102-107.
- Tanabe, A., M. Umetani, I. Fujiwara, T. Ogura and K. Kataoka *et al.*, 2001. 0.18-µm CMOS 10-Gb/s multiplexer/demultiplexer ICs using current mode logic with tolerance to threshold voltage fluctuation. IEEE J. Solid State Circuits, 36: 988-996.
- Yamashina, M. and H. Yamada, 1992. An MOS Current Mode Logic (MCML) circuit for low-power sub-GHz processor. IEICE Trans. Electron., E75-C: 1181-1187.